|
- ถ้าใครเก่งอังกฤษก็ช่วยเพื่อนสมาชิกแปลเป็นไทยให้หน่อย แต่ที่อ่านมา ไม่ต้องแปลก็น่าจะเข้าใจได้ Notebook Quanta on the working conditions in the standby power-up sequence
- 1: EC: power supply: 3VPCU. Clock: 32.768 crystal oscillator start-up. Also detected adapter insert (ACIN) have 3v high and Sleep button signal (LID_EC #) should 3v high. Reset signal: 591RST
- 2: When you press the power button, EC receive the boot transition (NBSHON #) and hair S5_ON SUS circuit power supply to the South Bridge, South Bridge clock by 32.768 crystal oscillator to provide. The EC also issued to Southbridge a RSMRST # reset Southbridge SUS circuit. -
- 3: then the EC to give the Southbridge boot transition (DNBSHON #)
- 4: When the South Bridge received the boot transition will be issued the SUSC # and SUSB # is high to the EC.
- 5: EC received will be made ??after these two signals to be pulled open the opening of the S3 state voltage signal (SUS_ON).
- 6:The EC will be open to the S0 state voltage of the open signal (MAINON)
- 7: When the power supply OK after these groups will send a HWPG to the EC. )
- 8: When the EC received HWPG will issue open signal to open the CPU power supply (VRON) to the CPU power supply chip will be made
- 9:when the CPU power supply OK to open a clock switch-on signal (CLK_EN #)
- 10: At this time EC will send a notification to the north and south bridge grouping supply OK signal (PWROK), then the Southbridge and then by the CPU power supply chips to OK signal (VRMPG)
- 11: again, etc. Southbridge receive clock: (USB - 48M PCI - 33M, Southbridge - 14M, and Southbridge master clock - 100M).)
- 12: South Bridge will be the CPU to send a notification of your power supply clock full OK signal (CPU_PERGD,)
- 13.and then south bridge will be made ??platform reset to Northbridge (PLT_RST #), and a PCI_RST #, respectively, to the card,
- 14: when the Northbridge received Southbridge sent of the PLT_RST #, then will send a reset to the CPU (CPU_RST #)
|
|